

# 1-Mbit (128 K × 8) Static RAM

#### **Features**

- Pin- and function-compatible with CY7C109B/CY7C1009B
- High speed

  □ t<sub>AA</sub> = 10 ns
- Low active power
  □ I<sub>CC</sub> = 80 mA at 10 ns
- Low CMOS standby power
  □ I<sub>SB2</sub> = 3 mA
- 2.0 V Data Retention
- Automatic power-down when deselected
- TTL-compatible inputs and outputs
- Easy memory expansion with  $\overline{CE}_1$ ,  $CE_2$  and  $\overline{OE}$  options
- CY7C109D available in Pb-free 32-pin 400-Mil wide Molded SOJ and 32-pin TSOP I packages. CY7C1009D available in Pb-free 32-pin 300-Mil wide Molded SOJ package

## **Functional Description**

The CY7C109D/CY7C1009D <sup>[1]</sup> is a high-performance CMOS static RAM organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{\text{CE}}_1$ ), an active HIGH Chip Enable ( $\overline{\text{CE}}_2$ ), an active LOW Output Enable

 $(\overline{OE})$ , and tri-state drivers. The eight input and output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when:

- Deselected (CE<sub>1</sub> HIGH or CE<sub>2</sub> LOW),
- Outputs are disabled (OE HIGH),
- When the write operation is active (CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW)

Write to the device by taking Chip Enable One  $(\overline{CE}_1)$  and Write Enable  $(\overline{WE})$  inputs LOW and Chip Enable Two  $(CE_2)$  input HIGH. Data on the eight I/O pins  $(I/O_0$  through  $I/O_7)$  is then written into the location specified on the address pins  $(A_0$  through  $A_{16}$ ).

Read from the <u>device</u> by taking Chip Enable One  $(\overline{CE}_1)$  and Output Enable  $(\overline{OE})$  LOW while forcing Write Enable  $(\overline{WE})$  and Chip Enable Two  $(CE_2)$  HIGH. Under these conditions, the contents of the memory location specified by the address pins appears on the I/O pins.

The CY7C109D/CY7C1009D device is suitable for interfacing with processors that have TTL I/P levels. It is not suitable for processors that require CMOS I/P levels. Please see Electrical Characteristics on page 4 for more details and suggested alternatives.



#### Note

1. For guidelines on SRAM system design, please refer to the 'System Design Guidelines' Cypress application note, available on the internet at www.cypress.com.



#### **Contents**

| Pin Configuration              | 3 |
|--------------------------------|---|
| Selection Guide                |   |
| Maximum Ratings                | 4 |
| Operating Range                |   |
| Electrical Characteristics     |   |
| Capacitance                    |   |
| Thermal Resistance             |   |
| AC Test Loads and Waveforms    |   |
| Data Retention Characteristics |   |
| Data Retention Waveform        |   |
| Switching Characteristics      |   |
| Switching Waveforms            |   |
| Truth Table                    |   |

| Ordering Information                    | 11 |
|-----------------------------------------|----|
| Ordering Code Definitions               |    |
| Package Diagrams                        |    |
| Acronyms                                | 14 |
| Document Conventions                    |    |
| Units of Measure                        | 14 |
| Document History Page                   | 15 |
| Sales, Solutions, and Legal Information | 16 |
| Worldwide Sales and Design Support      |    |
| Products                                | 16 |
| PSoC® Solutions                         | 16 |
| Cypress Developer Community             | 16 |
| Technical Support                       |    |



# **Pin Configuration**

Figure 1. 32-pin TSOP I pinout



Figure 2. 32-pin SOJ pinout (Top View) [2]



## **Selection Guide**

| Description                  | CY7C109D-10<br>CY7C1009D-10 | Unit |
|------------------------------|-----------------------------|------|
| Maximum Access Time          | 10                          | ns   |
| Maximum Operating Current    | 80                          | mA   |
| Maximum CMOS Standby Current | 3                           | mA   |

<sup>2.</sup> NC pins are not connected on the die.



## **Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested. Storage Temperature ......-65 °C to +150 °C Ambient Temperature with Supply Voltage on V  $_{CC}$  to Relative GND  $^{[3]}.....$  –0.5 V to +6.0 V DC Voltage Applied to Outputs in High-Z State  $^{[3]}$  .....-0.5 V to V $_{\rm CC}$  + 0.5 V

| DC Input Voltage [3]                                    | 0.5 V to V <sub>CC</sub> + 0.5 V |
|---------------------------------------------------------|----------------------------------|
| Current into Outputs (LOW)                              | 20 mA                            |
| Static Discharge Voltage (per MIL-STD-883, Method 3015) | > 2001 V                         |
| Latch-up Current                                        | > 200 mA                         |

# **Operating Range**

| Range      | Ambient<br>Temperature | V <sub>CC</sub> | Speed |
|------------|------------------------|-----------------|-------|
| Industrial | –40°C to +85°C         | 5 V ± 0.5 V     | 10 ns |

### **Electrical Characteristics**

Over the Operating Range

| Parameter        | Description                                      | 7C10<br>7C100                                                                                                                                                                                                                                                                     | Unit                                                     |     |                       |    |
|------------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----|-----------------------|----|
|                  | ·                                                |                                                                                                                                                                                                                                                                                   | Min                                                      | Max |                       |    |
| V <sub>OH</sub>  | Output HIGH Voltage                              | I <sub>OH</sub> = -4.0 mA                                                                                                                                                                                                                                                         |                                                          | 2.4 | _                     | V  |
|                  |                                                  | I <sub>OH</sub> = -0.1mA                                                                                                                                                                                                                                                          |                                                          |     |                       |    |
| V <sub>OL</sub>  | Output LOW Voltage                               | I <sub>OL</sub> = 8.0 mA                                                                                                                                                                                                                                                          |                                                          |     | 0.4                   | V  |
| V <sub>IH</sub>  | Input HIGH Voltage                               |                                                                                                                                                                                                                                                                                   |                                                          | 2.2 | V <sub>CC</sub> + 0.5 | V  |
| V <sub>IL</sub>  | Input LOW Voltage [3]                            |                                                                                                                                                                                                                                                                                   | -0.5                                                     | 0.8 | V                     |    |
| I <sub>IX</sub>  | Input Leakage Current                            | $GND \le V_I \le V_{CC}$                                                                                                                                                                                                                                                          | <b>-1</b>                                                | +1  | μА                    |    |
| I <sub>OZ</sub>  | Output Leakage Current                           | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> , Output Disabled                                                                                                                                                                                                                          | GND ≤ V <sub>I</sub> ≤ V <sub>CC</sub> , Output Disabled |     |                       | μА |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply Current         |                                                                                                                                                                                                                                                                                   | 100 MHz                                                  | -   | 80                    | mA |
|                  |                                                  | $f = f_{max} = 1/t_{RC}$                                                                                                                                                                                                                                                          | 83 MHz                                                   | _   | 72                    | mA |
|                  |                                                  |                                                                                                                                                                                                                                                                                   | 66 MHz                                                   | _   | 58                    | mA |
|                  |                                                  |                                                                                                                                                                                                                                                                                   | 40 MHz                                                   | -   | 37                    | mA |
| I <sub>SB1</sub> | Automatic CE Power-Down<br>Current – TTL Inputs  | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}}_1 \geq \text{V}_{\text{IH}} \text{ or CE}_2 \leq \text{V}_{\text{IL}}, \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{IH}} \text{ or V}_{\text{IN}} \leq \text{V}_{\text{IL}},  f = f_{\text{max}} \end{aligned}$ | -                                                        | 10  | mA                    |    |
| I <sub>SB2</sub> | Automatic CE Power-Down<br>Current – CMOS Inputs | $\begin{aligned} &\text{Max V}_{\text{CC}}, \overline{\text{CE}}_1 \geq \text{V}_{\text{CC}} - 0.3 \text{ V, or CE}_2 \\ &\text{V}_{\text{IN}} \geq \text{V}_{\text{CC}} - 0.3 \text{ V, or V}_{\text{IN}} \leq 0.3 \text{ V, f} = 0.3 \text{ V.} \end{aligned}$                  |                                                          | -   | 3                     | mA |

V<sub>IL</sub> (min) = -2.0 V and V<sub>IH</sub>(max) = V<sub>CC</sub> + 1 V for pulse durations of less than 5 ns.
 Please note that the maximum V<sub>OH</sub> limit does not exceed minimum CMOS V<sub>IH</sub> of 3.5 V. If you are interfacing this SRAM with 5 V legacy processors that require a minimum V<sub>IH</sub> of 3.5 V, please refer to Application Note AN6081 for technical details and options you may consider.



# Capacitance

| Parameter [5]    | Description        | Test Conditions                                     | Max | Unit |
|------------------|--------------------|-----------------------------------------------------|-----|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 5.0$ V | 8   | pF   |
| C <sub>OUT</sub> | Output Capacitance |                                                     | 8   | pF   |

## **Thermal Resistance**

| Parameter [5]     | Description                              | Test Conditions                                                         | 300-Mil<br>Wide SOJ | 400-Mil<br>Wide SOJ | TSOP I | Unit |
|-------------------|------------------------------------------|-------------------------------------------------------------------------|---------------------|---------------------|--------|------|
| $\Theta_{JA}$     | Thermal Resistance (Junction to Ambient) | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 57.61               | 56.29               | 50.72  | °C/W |
| $\Theta_{\sf JC}$ | Thermal Resistance (Junction to Case)    |                                                                         | 40.53               | 38.14               | 16.21  | °C/W |

## **AC Test Loads and Waveforms**

Figure 3. AC Test Loads and Waveforms [6]







#### Notes

- Tested initially and after any design or process changes that may affect these parameters.
- 6. AC characteristics (except High-Z) are tested using the load conditions shown in Figure (a). High-Z characteristics are tested for all speeds using the test load shown in Figure (c).



# **Data Retention Characteristics**

Over the Operating Range

| Parameter                     | Description                          | Conditions                                                                                                                                                                                                         | Min             | Max | Unit |
|-------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|
| $V_{DR}$                      |                                      | $V_{CC} = V_{DR} = 2.0 \text{ V},$                                                                                                                                                                                 | 2.0             | _   | V    |
| I <sub>CCDR</sub>             |                                      | $\overline{\text{CE}}_1 \ge \text{V}_{\text{CC}} - 0.3 \text{ V or } \text{CE}_2 \le 0.3 \text{ V},$<br>$\text{V}_{\text{IN}} \ge \text{V}_{\text{CC}} - 0.3 \text{ V or } \text{V}_{\text{IN}} \le 0.3 \text{ V}$ | _               | 3   | mA   |
| ODIN                          | Chip Deselect to Data Retention Time |                                                                                                                                                                                                                    | 0               | _   | ns   |
| t <sub>R</sub> <sup>[8]</sup> | Operation Recovery Time              |                                                                                                                                                                                                                    | t <sub>RC</sub> | _   | ns   |

## **Data Retention Waveform**

Figure 4. Data Retention Waveform



#### Notes

- Tested initially and after any design or process changes that may affect these parameters.
   Full device operation requires linear V<sub>CC</sub> ramp from V<sub>DR</sub> to V<sub>CC(min)</sub> ≥ 50 μs or stable at V<sub>CC(min)</sub> ≥ 50 μs.



# **Switching Characteristics**

Over the Operating Range

| Parameter [9]                   | Description                                                            |     | 9D-10<br>9D-10 | Unit |
|---------------------------------|------------------------------------------------------------------------|-----|----------------|------|
|                                 | ·                                                                      | Min | Max            |      |
| Read Cycle                      |                                                                        |     |                |      |
| t <sub>power</sub> [10]         | V <sub>CC</sub> (typical) to the first access                          | 100 | _              | μS   |
| t <sub>RC</sub>                 | Read Cycle Time                                                        | 10  | _              | ns   |
| t <sub>AA</sub>                 | Address to Data Valid                                                  | _   | 10             | ns   |
| t <sub>OHA</sub>                | Data Hold from Address Change                                          | 3   | _              | ns   |
| t <sub>ACE</sub>                | CE <sub>1</sub> LOW to Data Valid, CE <sub>2</sub> HIGH to Data Valid  | _   | 10             | ns   |
| t <sub>DOE</sub>                | OE LOW to Data Valid                                                   | _   | 5              | ns   |
| t <sub>LZOE</sub>               | OE LOW to Low Z                                                        | 0   | _              | ns   |
| t <sub>HZOE</sub>               | OE HIGH to High Z [11, 12]                                             | _   | 5              | ns   |
| t <sub>LZCE</sub>               | CE <sub>1</sub> LOW to Low Z, CE <sub>2</sub> HIGH to Low Z [12]       | 3   | _              | ns   |
| t <sub>HZCE</sub>               | CE <sub>1</sub> HIGH to High Z, CE <sub>2</sub> LOW to High Z [11, 12] | _   | 5              | ns   |
| t <sub>PU</sub> <sup>[13]</sup> | CE <sub>1</sub> LOW to Power-Up, CE <sub>2</sub> HIGH to Power-Up      | 0   | _              | ns   |
| t <sub>PD</sub> <sup>[13]</sup> | CE <sub>1</sub> HIGH to Power-Down, CE <sub>2</sub> LOW to Power-Down  | -   | 10             | ns   |
| Write Cycle [14                 | i, 15]                                                                 | •   |                |      |
| t <sub>WC</sub>                 | Write Cycle Time                                                       | 10  | _              | ns   |
| t <sub>SCE</sub>                | CE <sub>1</sub> LOW to Write End, CE <sub>2</sub> HIGH to Write End    | 7   | _              | ns   |
| t <sub>AW</sub>                 | Address Set-Up to Write End                                            | 7   | -              | ns   |
| t <sub>HA</sub>                 | Address Hold from Write End                                            | 0   | _              | ns   |
| t <sub>SA</sub>                 | Address Set-Up to Write Start                                          | 0   | _              | ns   |
| t <sub>PWE</sub>                | WE Pulse Width                                                         | 7   | _              | ns   |
| t <sub>SD</sub>                 | Data Set-Up to Write End                                               | 6   | _              | ns   |
| t <sub>HD</sub>                 | Data Hold from Write End                                               | 0   | _              | ns   |
| t <sub>LZWE</sub>               | WE HIGH to Low Z [12]                                                  | 3   | _              | ns   |
| t <sub>HZWE</sub>               | WE LOW to High Z [11, 12]                                              | _   | 5              | ns   |

Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5 V, input pulse levels of 0 to 3.0 V, and output loading of the specified I<sub>OL</sub>/I<sub>OH</sub> and 30-pF load capacitance.

<sup>10.</sup> t<sub>POWER</sub> gives the minimum amount of time that the power supply should be at typical V<sub>CC</sub> values until the first memory access can be performed

11. t<sub>HZOE</sub>, t<sub>HZOE</sub> and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (c) of Figure 3 on page 5. Transition is measured when the outputs enter a high impedance state.

12. At any given temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZOE</sub>, t<sub>HZOE</sub> is less than t<sub>LZOE</sub>, and t<sub>HZWE</sub> is less than t<sub>LZWE</sub> for any given device.

13. This parameter is guaranteed by design and is not tested.

<sup>14.</sup> The internal write time of the memory is defined by the overlap of \(\overlap{\text{CE}\_1}\) LOW, \(\overlap{\text{CE}\_2}\) HIGH, and \(\overlap{\text{WE}}\) must be LOW and \(\overlap{\text{CE}\_2}\) HIGH to initiate a write, and the transition of any of these signals can terminate the write. The input data set-up and hold timing should be referenced to the leading edge of the signal that terminates the write.
15. The minimum write cycle time for Write Cycle No. 3 (\overlap{\text{WE}}\) controlled, \(\overlap{\text{OE}}\) LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.



# **Switching Waveforms**

Figure 5. Read Cycle No. 1 (Address Transition Controlled) [16, 17]







#### Notes

<sup>16. &</sup>lt;u>Dev</u>ice is continuously selected. OE, CE<sub>1</sub> = V<sub>IL</sub>, CE<sub>2</sub> = V<sub>IH</sub>.

17. WE is HIGH for read cycle.

18. Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH.



# Switching Waveforms (continued)

Figure 7. Write Cycle No. 1 ( $\overline{\text{CE}}_1$  or  $\text{CE}_2$  Controlled) [19, 20]



Figure 8. Write Cycle No. 2 (WE Controlled, OE HIGH During Write) [19, 20]



<sup>19.</sup> Data I/O is high impedance if  $\overline{OE}$  = V<sub>IH</sub>.

20. If  $\overline{CE}_1$  goes HIGH or  $\overline{CE}_2$  goes LOW simultaneously with  $\overline{WE}$  going HIGH, the output remains in a high-impedance state.

21. During this period the I/Os are in the output state and input signals should not be applied.



# Switching Waveforms (continued)

Figure 9. Write Cycle No. 3 (WE Controlled, OE LOW) [22, 23]



<sup>22.</sup> The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>.

23. If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE going HIGH, the output remains in a high-impedance state.

24. During this period the I/Os are in the output state and input signals should not be applied.



#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | I/O <sub>0</sub> –I/O <sub>7</sub> | Mode                       | Power                      |
|-----------------|-----------------|----|----|------------------------------------|----------------------------|----------------------------|
| Н               | Х               | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| Х               | L               | Х  | Х  | High Z                             | Power-down                 | Standby (I <sub>SB</sub> ) |
| L               | Н               | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |
| L               | Н               | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |
| L               | Н               | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |

# **Ordering Information**

| Speed<br>(ns) | Ordering Code   | Package<br>Diagram | Package Type                          | Operating<br>Range |
|---------------|-----------------|--------------------|---------------------------------------|--------------------|
| 10            | CY7C109D-10VXI  | 51-85033           | 32-pin (400-Mil) Molded SOJ (Pb-free) | Industrial         |
|               | CY7C109D-10ZXI  | 51-85056           | -85056 32-pin TSOP Type I (Pb-free)   |                    |
|               | CY7C1009D-10VXI | 51-85041           | 32-pin (300-Mil) Molded SOJ (Pb-free) |                    |

Please contact your local Cypress sales representative for availability of these parts.

#### **Ordering Code Definitions**





# **Package Diagrams**

Figure 10. 32-pin SOJ (300 Mils) V32.3 (Catalog 32.3 Molded SOJ) Package Outline, 51-85041



Figure 11. 32-pin SOJ (400 Mils) V32.4 (Molded SOJ V 33) Package Outline, 51-85033



Document Number: 38-05468 Rev. \*H



# Package Diagrams (continued)

Figure 12. 32-pin TSOP I (8 × 20 × 1.0 mm) Z32 Package Outline, 51-85056





# **Acronyms**

| Acronym | Description                             |  |  |
|---------|-----------------------------------------|--|--|
| CE      | Chip Enable                             |  |  |
| CMOS    | Complementary Metal Oxide Semiconductor |  |  |
| I/O     | Input/Output                            |  |  |
| OE      | Output Enable                           |  |  |
| SRAM    | Static random access memory             |  |  |
| SOJ     | Small Outline J-Lead                    |  |  |
| TSOP    | Thin Small Outline Package              |  |  |
| VFBGA   | Very Fine-Pitch Ball Grid Array         |  |  |

# **Document Conventions**

## **Units of Measure**

| Symbol | Unit of Measure |  |  |  |
|--------|-----------------|--|--|--|
| °C     | degree Celsius  |  |  |  |
| MHz    | megahertz       |  |  |  |
| μΑ     | microampere     |  |  |  |
| mA     | milliampere     |  |  |  |
| mV     | millivolt       |  |  |  |
| mW     | milliwatt       |  |  |  |
| ns     | nanosecond      |  |  |  |
| pF     | picofarad       |  |  |  |
| V      | volt            |  |  |  |
| W      | watt            |  |  |  |



# **Document History Page**

| Revision | ECN     | Submission<br>Date | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| **       | 201560  | See ECN            | SWI                | Advance Information data sheet for C9 IPP                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| *A       | 233722  | See ECN            | RKF                | DC parameters are modified as per EROS (Spec # 01-2165) Pb-free offering in Ordering Information                                                                                                                                                                                                                                                                                                                                                                                    |
| *B       | 262950  | See ECN            | RKF                | Added Data Retention Characteristics table Added T <sub>power</sub> Spec in Switching Characteristics Table Shaded Ordering Information                                                                                                                                                                                                                                                                                                                                             |
| *C       | See ECN | See ECN            | RKF                | Reduced Speed bins to -10 and -12 ns                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| *D       | 560995  | See ECN            | VKN                | Converted from Preliminary to Final Removed Commercial Operating range Removed 12 ns speed bin Added I <sub>CC</sub> values for the frequencies 83MHz, 66MHz and 40MHz Updated Thermal Resistance table Updated Ordering Information Table Changed Overshoot spec from V <sub>CC</sub> +2 V to V <sub>CC</sub> +1 V in footnote #3                                                                                                                                                  |
| *E       | 802877  | See ECN            | VKN                | Changed $I_{\rm CC}$ spec from 60 mA to 80 mA for 100MHz, 55 mA to 72 mA for 83MHz, 45 mA to 58 mA for 66MHz, 30 mA to 37 mA for 40MHz                                                                                                                                                                                                                                                                                                                                              |
| *F       | 3104943 | 12/08/2010         | AJU                | Added Ordering Code Definitions. Updated Package Diagrams.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| *G       | 3220123 | 04/08/2011         | PRAS               | Updated template and styles as per current Cypress standards. Added Acronyms and units of measure. Updated package diagrams: 51-85033 to *D 51-85056 to *F                                                                                                                                                                                                                                                                                                                          |
| *H       | 4041855 | 06/27/2013         | MEMJ               | Updated Functional Description.  Updated Electrical Characteristics: Added one more Test Condition "I <sub>OH</sub> = -0.1 mA" for V <sub>OH</sub> parameter and added maximum value corresponding to that Test Condition. Added Note 4 and referred the same note in maximum value for V <sub>OH</sub> parameter corresponding to Test Condition "I <sub>OH</sub> = -0.1 mA".  Updated Package Diagrams: spec 51-85041 – Changed revision from *B to *C.  Updated in new template. |



## Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Automotive Clocks & Buffers Interface

Lighting & Power Control

Memory PSoC Touch Sensing USB Controllers Wireless/RF cypress.com/go/automotive cypress.com/go/clocks cypress.com/go/interface cypress.com/go/powerpsoc cypress.com/go/plc cypress.com/go/memory cypress.com/go/psoc cypress.com/go/touch cypress.com/go/USB cypress.com/go/wireless

#### PSoC® Solutions

psoc.cypress.com/solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

## **Cypress Developer Community**

Community | Forums | Blogs | Video | Training

### **Technical Support**

cypress.com/go/support

© Cypress Semiconductor Corporation, 2004-2013. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.